30 #if HAVE_GETAUXVAL || HAVE_ELF_AUX_INFO
32 #define HWCAP_RV(letter) (1ul << ((letter) - 'A'))
34 #if HAVE_SYS_HWPROBE_H
35 #include <sys/hwprobe.h>
36 #elif HAVE_ASM_HWPROBE_H
37 #include <asm/hwprobe.h>
38 #include <sys/syscall.h>
41 static int __riscv_hwprobe(
struct riscv_hwprobe *pairs,
size_t pair_count,
45 return syscall(__NR_riscv_hwprobe, pairs, pair_count,
cpu_count,
cpus,
53 #if HAVE_SYS_HWPROBE_H || HAVE_ASM_HWPROBE_H
54 struct riscv_hwprobe pairs[] = {
55 { RISCV_HWPROBE_KEY_BASE_BEHAVIOR, 0 },
56 { RISCV_HWPROBE_KEY_IMA_EXT_0, 0 },
57 { RISCV_HWPROBE_KEY_CPUPERF_0, 0 },
61 if (pairs[0].
value & RISCV_HWPROBE_BASE_BEHAVIOR_IMA)
63 #ifdef RISCV_HWPROBE_IMA_V
64 if (pairs[1].
value & RISCV_HWPROBE_IMA_V)
68 #ifdef RISCV_HWPROBE_EXT_ZBB
69 if (pairs[1].
value & RISCV_HWPROBE_EXT_ZBB)
71 #if defined (RISCV_HWPROBE_EXT_ZBA) && defined (RISCV_HWPROBE_EXT_ZBS)
72 if ((pairs[1].
value & RISCV_HWPROBE_EXT_ZBA) &&
73 (pairs[1].
value & RISCV_HWPROBE_EXT_ZBB) &&
74 (pairs[1].
value & RISCV_HWPROBE_EXT_ZBS))
78 #ifdef RISCV_HWPROBE_EXT_ZVBB
79 if (pairs[1].
value & RISCV_HWPROBE_EXT_ZVBB)
82 switch (pairs[2].
value & RISCV_HWPROBE_MISALIGNED_MASK) {
83 case RISCV_HWPROBE_MISALIGNED_FAST:
90 #elif HAVE_GETAUXVAL || HAVE_ELF_AUX_INFO
94 if (hwcap & HWCAP_RV(
'I'))
96 if (hwcap & HWCAP_RV(
'B'))
100 if (hwcap & HWCAP_RV(
'V'))
113 #if defined (__riscv_b) || \
114 (defined (__riscv_zba) && defined (__riscv_zbb) && defined (__riscv_zbs))
119 #ifdef __riscv_vector
121 #if __riscv_v_elen >= 64
124 #if __riscv_v_elen_fp >= 32
126 #if __riscv_v_elen_fp >= 64